Distributed by:



# www.Jameco.com + 1-800-831-4242

The content and copyrights of the attached material are the property of its owner.

### 8K x 8 Bit EEPROM with Latches and Auto-Write

### **FEATURES**

- Simple Byte Write
  - Fast Byte Write Time
  - Single TTL Level Write Signal
  - Latched Address and Data
  - Automatic Internal Erase-before-Write
  - Automatic Write Timing
  - DATA Polling and Verification
- Ready/Busy Output Pin
- Enhanced Write Protection
- . Single 5 volt Supply
- Byte Write: 10ms (max)—KM2865A
   2ms (max)—KM2865AH
- Fast Access Time: 200ns
- Power: 50mA—Standby (max)
   120mA—Operating (max)
- Two Line Control-Eliminates Bus Contention
- 10.000 Cycle Endurance
- JEDEC Byte-wide Memory Pinout

### **GENERAL DESCRIPTION**

The KM2865A/AH is a 65,536 bit Electrically Erasable and Programmable Read-Only-Memory organized as 8,192 words by 8-bits. Its data can be modified using simple TTL level signals and a single 5 volt power supply.

Writing data into the KM2865A/AH is very simple. The internally self-timed write cycle latches both address and data to provide a free system bus during the write period which is 10ms (max) for the KM2865A or 2ms (max) for the KM2865AH.

The KM2865A/AH features two end of write detection schemes to provide maximum design flexibility while enhancing the system performance. DATA Polling is a software scheme to detect the early completion of a write cycle without using any additional hardware. Ready/Busy is a hardware scheme in which Pin 1 is used to signal the status of the write operation and is especially useful in interrupt driven systems.

The KM2865A/AH is fabricated with the well defined floating gate NMOS technology using Fowler-Nordheim tunneling for erasing and programming.

### **FUNCTIONAL BLOCK DIAGRAM**



### PIN CONFIGURATION

| RDY/BSY 1             | 28 V <sub>CC</sub>  |
|-----------------------|---------------------|
| A <sub>12</sub> 2     | 27 WE               |
| A7 3                  | 26) N.C.            |
| A <sub>6</sub> 4      | 25. A <sub>8</sub>  |
| A <sub>5</sub> 5      | 24) A9              |
| A <sub>4</sub> 6      | 23 A <sub>11</sub>  |
| A <sub>3</sub> 7      | 22) OE              |
| A <sub>2</sub> 8      | 21 A <sub>10</sub>  |
| A <sub>1</sub> 9      | 20 CE               |
| A <sub>0</sub> 10     | 19 I/O <sub>8</sub> |
| 1/01-11               | 18 I/O <sub>7</sub> |
| 1/02 [12]             | 17) 1/06            |
| I/O <sub>3</sub> [13] | 16 I/O <sub>5</sub> |
| V <sub>SS</sub> 14    | 15 1/04             |

| Pin Name                           | Pin Function        |  |  |  |
|------------------------------------|---------------------|--|--|--|
| A <sub>0</sub> -A <sub>12</sub>    | Address Inputs      |  |  |  |
| I/O <sub>1</sub> —I/O <sub>8</sub> | Data Inputs/Outputs |  |  |  |
| CE                                 | Chip Enable         |  |  |  |
| ŌE                                 | Output Enable       |  |  |  |
| WE                                 | Write Enable        |  |  |  |
| RDY/BSY                            | Ready/Busy Output   |  |  |  |
| N.C.                               | No Connection       |  |  |  |
| V <sub>cc</sub>                    | Power (+5V)         |  |  |  |
| V <sub>ss</sub>                    | Ground              |  |  |  |



### **ABSOLUTE MAXIMUM RATINGS\***

| Parameter                                      | Symbol            | Rating        | Units |
|------------------------------------------------|-------------------|---------------|-------|
| Voltage on any pin relative to V <sub>ss</sub> | V <sub>IN</sub>   | -1 to +6.0    | V     |
| Temperature Under Bias                         | T <sub>bias</sub> | - 40 to +85   | °C    |
| Storage Temperature                            | T <sub>stg</sub>  | - 65 to + 125 | •c    |
| Short Circuit Output Current                   | Ios               | 5             | mA    |

\*NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### RECOMMENDED OPERATING CONDITIONS

(Voltages referenced to  $V_{SS}$ ,  $T_A = 0$  to  $70^{\circ}$ C)

| Parameter          | Symbol          | Min | Тур | Мах                   | Unit |
|--------------------|-----------------|-----|-----|-----------------------|------|
| Supply Voltage     | V <sub>CC</sub> | 4.5 | 5.0 | 5.5                   | V    |
| Ground             | V <sub>ss</sub> | 0   | 0   | 0                     | V    |
| Input High Voltage | V <sub>IH</sub> | 2.0 | _   | V <sub>cc</sub> + 0.3 | V    |
| Input Low Voltage  | V <sub>IL</sub> | -1  | _   | 0.8                   | V    |

### DC AND OPERATING CHARACTERISTICS

(Recommended operating conditions unless otherwise noted.)

| Parameter                           | Symbol          | Test Conditions                                                           | Min | Max | Units |
|-------------------------------------|-----------------|---------------------------------------------------------------------------|-----|-----|-------|
| Operating Current                   | lcc             | CE = OE = V <sub>IL</sub> All I/O's = OPEN Other Inputs = V <sub>CC</sub> | _   | 120 | mA    |
| Standby Current                     | I <sub>SB</sub> | CE = V <sub>IH</sub> AII I/O's = OPEN Other Inputs = V <sub>CC</sub>      | _   | 50  | mA    |
| Input Leakage Current               | lu              | V <sub>IN</sub> = 0 to 5.5V                                               | _   | 10  | μΑ    |
| Output Leakage Current              | I <sub>LO</sub> | V <sub>ουτ</sub> = 0 to 5.5V                                              | _   | 10  | , μΑ  |
| Output High Voltage Level           | V <sub>OH</sub> | $I_{OH} = -400 \ \mu A$                                                   | 2.4 | _   | V     |
| Output Low Voltage Level            | VoL             | I <sub>OL</sub> = 2.1 mA                                                  | _   | 0.4 | V     |
| Write Inhibit V <sub>CC</sub> Level | Vwi             |                                                                           | 3.5 | _   | V     |

### CAPACITANCE (T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5V, f = 1.0 MHz)

| Parameter                | Symbol           | Conditions            | Min | Max | Unit |
|--------------------------|------------------|-----------------------|-----|-----|------|
| Input/Output Capacitance | C <sub>I/O</sub> | V <sub>I/O</sub> = 0V | _   | 10  | pF   |
| Input Capacitance        | C <sub>IN</sub>  | $V_{IN} = 0V$         | _   | 6   | pF   |

Note: Capacitance is periodically sampled and not 100% tested.



203

# **MODE SELECTION**

| CE | ŌĒ | WE | Mode                      | 1/0              | Power   |
|----|----|----|---------------------------|------------------|---------|
| L  | L  | Н  | Read                      | D <sub>OUT</sub> | Active  |
| L  | н  | L  | Write                     | D <sub>iN</sub>  | Active  |
| Н  | ×  | x  | Standby and Write Inhibit | High-Z           | Standby |
| X  | L  | x  | Write Inhibit             | <del></del>      | _       |
| X  | x  | Н  | Write Inhibit             |                  | _       |

### **AC CHARACTERISTICS**

( $T_A = 0$ °C to 70°C,  $V_{CC} = 5V \pm 10\%$ , unless otherwise noted.)

### **TEST CONDITIONS**

| Parameter                      | Value                                  |  |  |
|--------------------------------|----------------------------------------|--|--|
| Input Pulse Levels             | 0 to 3.0V                              |  |  |
| Input Rise and Fall Times      | 10 ns                                  |  |  |
| Input and Output Timing Levels | 1.5V                                   |  |  |
| Output Load                    | 1 TTL Gate and C <sub>L</sub> = 100 pF |  |  |

### **READ CYCLE**

| Parameter                          | KM2865A-20 KM2865A<br>Symbol KM2865AH-20 KM2865A |     |     |     | Unit |     |     |    |
|------------------------------------|--------------------------------------------------|-----|-----|-----|------|-----|-----|----|
|                                    | 1                                                | Min | Max | Min | Max  | Min | Max |    |
| Read Cycle Time                    | t <sub>RC</sub>                                  | 200 |     | 250 |      | 300 |     | ns |
| Chip Enable Access Time            | t <sub>CE</sub>                                  |     | 200 |     | 250  |     | 300 | ns |
| Address Access Time                | t <sub>AA</sub>                                  |     | 200 |     | 250  |     | 300 | ns |
| Output Enable Access Time          | toE                                              |     | 100 |     | 120  |     | 150 | ns |
| Chip Enable to Output in Low-Z     | t <sub>LZ</sub>                                  | 10  |     | 10  |      | 10  |     | ns |
| Chip Disable to Output in High-Z   | t <sub>HZ</sub>                                  | 10  | 100 | 10  | 100  | 10  | 100 | ns |
| Output Enable to Output in Low-Z   | touz                                             | 50  |     | 50  |      | 50  |     | ns |
| Output Disable to Output in High-Z | tonz                                             | 10  | 60  | 10  | 80   | 10  | 100 | ns |
| Output Hold from Address Change    | tон                                              | 20  |     | 20  |      | 20  |     | ns |

#### WRITE CYCLE

| Parameter                         |          | Symbol           | Min | Max | Units |
|-----------------------------------|----------|------------------|-----|-----|-------|
| Write Cycle Time                  | KM2865A  |                  | 10  |     |       |
| Write Cycle Time                  | KM2865AH | twc              | 2   |     | ms    |
| Address Set-up Time               |          | t <sub>AS</sub>  | 10  |     | ns    |
| Address Hold Time                 |          | t <sub>AH</sub>  | 120 |     | ns    |
| Write Set-up Time                 |          | t <sub>CS</sub>  | 0   |     | ns    |
| Write Hold Time                   |          | t <sub>сн</sub>  | 0   |     | ns    |
| Chip Enable to End of Write Input |          | t <sub>cw</sub>  | 150 |     | ns    |
| Output Enable Set-up Time         |          | toes             | 10  |     | ns    |
| Output Enable Hold Time           |          | t <sub>OEH</sub> | 10  |     | ns    |
| Write Pulse Width                 |          | t <sub>WP</sub>  | 150 |     | ns    |
| Data Latch Time                   |          | t <sub>DL</sub>  | 50  |     | ns    |
| Data Valid Time                   |          | t <sub>DV</sub>  |     | 1   | μS    |
| Data Set-up Time                  |          | t <sub>DS</sub>  | 50  |     | ns    |
| Data Hold Time                    |          | t <sub>DH</sub>  | 10  |     | ns    |
| Time to Device Busy               |          | t <sub>DB</sub>  |     | 120 | ns    |
| Busy to Write Recover             | y Time   | t <sub>BWR</sub> | 50  | -   | ns    |

## **TIMING DIAGRAMS**

## **READ CYCLE**

 $\overline{WE} = V_{IH}$ 



# TIMING DIAGRAMS (Continued)

### **WE CONTROLLED WRITE CYCLE**



# **CE CONTROLLED WRITE CYCLE**





### **DEVICE OPERATION**

#### Read

Reading data from the KM2865A/AH is similar to reading data from a static RAM. A reading cycle occurs when WE is high and both CE and OE are low. If either CE or OE goes high, the read cycle is terminated. This two line control eliminates bus contention in a system environment. The Data I/O pins are in the high impedance state whenever OE or CE is high.

#### Write

Writing Data into the KM2865A/AH is very easy. Only a single 5V supply and TTL level signals are required. The on-chip data latches, address latches, high voltage generator, and fully self-timed control logic make writing as easy as writing to a static RAM.

A write cycle occurs when  $O\bar{E}$  is high and both  $C\bar{E}$  and  $W\bar{E}$  are low. The address is latched by the falling edge of  $C\bar{E}$  or  $W\bar{E}$ , whichever occurs last. The data is latched by the rising edge of  $C\bar{E}$  or  $W\bar{E}$ , whichever occurs first. Address and data are conveniently latched in less than 200ns during a write operation. Once a byte write cycle is initiated it will automatically continue to completion within 10ms (max) for the KM2865A or 2ms (max) for the KM2865AH. The existing data at the selected address is automatically erased and the new data is automatically written.

### Standby

Power consumption may be reduced about 60% by deselecting the device with a high input on  $\overline{\text{CE}}$ . Whenever  $\overline{\text{CE}}$  is high, the device is in the standby mode and  $I/O_1-I/O_8$  are in the high impedance state, regardless of the state of  $\overline{\text{OE}}$  or  $\overline{\text{WE}}$ .

#### **Data Protection**

Features have been designed into the KM2865A/AH that prevent unwanted write cycles during power supply transitions and system noise periods.

Write cycles are inhibited when  $V_{\text{CC}}$  is less than  $V_{\text{WI}} = 3.5$  volts, the Write Inhibit  $V_{\text{CC}}$  level.

During power-up the KM2865A/AH automatically prevents any write operaion for a period of 9ms for the KM2865A or 2ms for the KM2865AH after  $V_{\rm CC}$  reaches

the  $V_{\text{WI}}$  level. This will provide the system with sufficient time to bring  $\overline{\text{WE}}$  or  $\overline{\text{CE}}$  to a high level before a write can occur. Read cycles can be executed during this initialization period.

Holding either OE low or WE high or CE high during power-on and power-off will inhibit inadvertent writes.

### **Data Polling**

The KM2865A/AH features DATA Polling to detect the completion of a write cycle using a simple read and compare operation. Such a scheme does not required any external hardware. During a write cycle the most significant bit of the byte written to the KM2865A/AH is inverted and routed to the output buffer. The I/O pins, I/O<sub>1</sub>-I/O<sub>7</sub>, remain in a high impedance state until a read command is initiated. Reading the device during the write operation will produce this inverted bit at I/O<sub>8</sub> (I/O<sub>1</sub>-I/O<sub>7</sub> are indeterminate). True data will be produced at I/O<sub>8</sub> once the write cycle has been completed.

### Ready/Busy

The KM2865AH has a Ready/Busy output pin that indicates when the write cycle is complete. The pin is normally high except when a write cycle is in progress, in which case the pin is low.

The Ready/Busy output is configured as open-drain driver there-by allowing two or more Ready/Busy output to be or-tied. This pin requires an appropriate pull-up register for proper operation. The pull-up resistor value for the Ready/Busy output maybe calculated as follows:

$$R_{\rho} \, = \, \frac{V_{CC} \, (MAX) \, - \, V_{OL} \, (MAX)}{I_{OL} \, + \, I_{L}} \, = \, \frac{5.1V}{2.1 mA \, + \, I_{L}}$$

Where  $I_L$  is the sum of the input currents of all devices tied to the Ready/Busy pin.

#### **Endurance and Data Retention**

The .KM2865A/AH is designed for applications requiring, up to 10,000 write cycles per E²PROM byte and ten years of data retention. This means that each byte may be reliably written 10,000 times without degrading device operation, and that the data in the byte will remain valid after its last rewrite operation for ten years with or without power applied.

# **PACKAGE DIMENSIONS**

### 28 LEAD PLASTIC DUAL IN LINE PACKAGE

Units: Inches (millimeters)





